# **HOMEWORK 1**

Cunyang Liu U201811446

### **PROBLEM 1**

## **Figure**



### **PROBLEM 2**

### Code

Problem2.v

```
1
      `timescale 1ns / 1ps
2
      //Problem 2 Homework #1 summer 2021 HUST
 3
      module p2hw1summer2021HUST(input I1,I2,I3,I4,output Straight,Tum)
 4
          wire NotOut,OUT1,OUT3,OUT4;
 5
          not U1(NotOut,I2);
6
          nand U2(OUT1,NotOut,I1);
 7
          nor U3(OUT3,I3,I4);
          nand U4(OUT4, I3, I4);
8
9
          and U5(Straight,OUT1,OUT3);
10
          not U6(Tum,OUT4);
      endmodule
11
```

### **PROBLEM 3**

### Code

• MultiplierBehavior.v

```
module MultiplierBehavior(
input [1:0] A,B,
output reg [2:0] Product

;
always @(A,B) begin
Product = A * B;
end
endmodule
```

• MultiplierExpression.v

```
module MultiplierExpression(
1
2
     input [1:0] A,B,
3
     output reg [2:0] Product
4
  );
5
     assign Product[2] = (A[1]&(!A[0])&B[1]) | (A[1]&B[1]&(!B[0]));
6
     (!A[0])\&B[0]) | (A[1]\&(!B[1])\&B[0]));
7
     assign Product[0] = A[0] \& B[0];
  endmodule
```

• MultiplierGates.v

```
1
  module MultiplierGates(
2
     input [1:0] A,B,
3
     output reg [2:0] Product
4
  );
5
     or P2(Product[2], (A[1]&(!A[0])&B[1]), (A[1]&B[1]&(!B[0])));
6
     (!A[0])\&B[0]), (A[1]\&(!B[1])\&B[0]));
7
     and P0(Product[0], A[0], B[0]);
  endmodule
```

MultiplierTruthTable.v

```
module MultiplierTruthTable(
 2
        input [1:0] A,B,
 3
        output reg [2:0] Product
 4
    );
 5
        always @(A,B) begin
 6
            case ({A,B})
 7
                4'b0000: Product = 3'b000;
 8
                 4'b0001: Product = 3'b000;
 9
              4'b0010: Product = 3'b000;
10
              4'b0011: Product = 3'b000;
               4'b0100: Product = 3'b000;
11
12
              4'b0101: Product = 3'b001;
13
              4'b0110: Product = 3'b010;
              4'b0111: Product = 3'b011;
14
15
               4'b1000: Product = 3'b000;
            4'b1001: Product = 3'b010;
16
17
              4'b1010: Product = 3'b100;
              4'b1011: Product = 3'b110;
18
19
              4'b1100: Product = 3'b000;
20
               4'b1101: Product = 3'b011;
21
               4'b1110: Product = 3'b110;
22
               4'b1111: Product = 3'b001;
23
            endcase
24
        end
25
    endmodule
```

p3hw1TestFixture.v

```
1 \ \timescale 1ns / 1ps
```

```
//Multiplier test bench
 3
    module p3hw1TestFixture;
 4
    reg A[1:0], B[1:0];
 5
    wire ProductBgates[2:0], ProductExpressions [2:0], ProductTruthTable[2:0],
    ProductBbehavior[2:0];
 7
    //insert four circuits
 8
    initial begin
 9
    A[0]=0; A[1]=0; B[0]=0; B[1]=0; #10;
10
    A[0]=0; A[1]=0; B[0]=1; B[1]=0; #10;
11
    A[0]=0; A[1]=0; B[0]=0; B[1]=1; #10;
12
    A[0]=0; A[1]=0; B[0]=1; B[1]=1; #10;
13
14
    A[0]=1;A[1]=0; B[0]=0;B[1]=0; #10;
15
    A[0]=1;A[1]=0; B[0]=1;B[1]=0; #10;
16
    A[0]=1;A[1]=0; B[0]=0;B[1]=1; #10;
17
    A[0]=1;A[1]=0; B[0]=1;B[1]=1; #10;
18
19
    A[0]=1;A[1]=1; B[0]=0;B[1]=0; #10;
    A[0]=1;A[1]=1; B[0]=1;B[1]=0; #10;
20
21
    A[0]=1;A[1]=1; B[0]=0;B[1]=1; #10;
22
    A[0]=1;A[1]=1; B[0]=1;B[1]=1; #10;
23
24
    A[0]=0; A[1]=1; B[0]=0; B[1]=0; #10;
    A[0]=0; A[1]=1; B[0]=1; B[1]=0; #10;
25
26
    A[0]=0; A[1]=1; B[0]=0; B[1]=1; #10;
27
    A[0]=0; A[1]=1; B[0]=1; B[1]=1; #10;
28
    end
29
    MultiplierBehavior Unit1({A[1],A[0]},{B[1],B[0]},
30
    {ProductBbehavior[2], ProductBbehavior[1], ProductBbehavior[0]});
    MultiplierExpression Unit2({A[1],A[0]},{B[1],B[0]},
31
    \{ \texttt{ProductExpressions[2]}, \texttt{ProductExpressions[1]}, \texttt{ProductExpressions[0]} \}) \texttt{;}
    MultiplierGates Unit3({A[1],A[0]},{B[1],B[0]},
32
    {ProductBgates[2], ProductBgates[1], ProductBgates[0]});
    MultiplierTruthTable Unit4({A[1],A[0]},{B[1],B[0]},
    {ProductTruthTable[2],ProductTruthTable[1],ProductTruthTable[0]});
34
35
    //generate test patterns
36
    endmodule
```

# **Figure**

#### **Schematic**

MultiplierBehavior

1,0



#### • MultiplierExpression



#### • MultiplierGates



### • MultiplierTruthTable



### Waveforms



• Table and Logic Expression

| A[1:0] | B[1:0] | Product[2] | Product[1] | Product[0] |
|--------|--------|------------|------------|------------|
| 00     | 00     | 0          | 0          | 0          |
| 00     | 01     | 0          | 0          | 0          |
| 00     | 10     | 0          | 0          | 0          |
| 00     | 11     | 0          | 0          | 0          |
| 01     | 00     | 0          | 0          | 0          |
| 01     | 01     | 0          | 0          | 1          |
| 01     | 10     | 0          | 1          | 0          |
| 01     | 11     | 0          | 1          | 1          |
| 10     | 00     | 0          | 0          | 0          |
| 10     | 01     | 0          | 1          | 0          |
| 10     | 10     | 1          | 0          | 0          |
| 10     | 11     | 1          | 1          | 0          |
| 11     | 00     | 0          | 0          | 0          |
| 11     | 01     | 0          | 1          | 1          |
| 11     | 10     | 1          | 1          | 0          |
| 11     | 11     | 0          | 0          | 1          |

|        |    | A[1:0] |            |          |    |
|--------|----|--------|------------|----------|----|
|        |    | 00     | 01         | 11       | 10 |
| B[1:0] | 00 | 0      | 4          | 12       | 8  |
|        | 01 | 1      | 5          | 13       | 9  |
|        | 11 | 3      | 7          | 15       | 11 |
| B -    | 10 | 2      | 6          | 14       | 10 |
|        |    | Produ  | uct[0] = 1 | A[0]B[0] |    |

B[1:0]

|        |    | A[1:0] |    |    |    |
|--------|----|--------|----|----|----|
|        |    | 00     | 01 | 11 | 10 |
| B[1:0] | 00 | 0      | 4  | 12 | 8  |
| D[1.0] | 01 | 1      | 5  | 13 | 9  |
|        | 11 | 3      | 7  | 15 | 11 |
|        | 10 | 2      | 6  | 14 | 10 |

 $\frac{\text{Product}[1]=}{_{A[1]A[0]B[1]+A[0]B[1]\overline{B[0]}+A[1]\overline{A[0]}B[0]+A[1]\overline{B[1]}B[0]}}$ 

A[1:0] 00 01 11 10 8 4 12 00 5 13 9 01 7 3 15 11 11 2 6 14 10 10 Product[2]=  $A[1]\overline{A[0]}B[1] + A[1]B[1]\overline{B[0]}$ 

# **PROBLEM 4**

## 4.(a)

• B;Active low

# 4.(b)

• A;Active high;Asynchronous

## 4.(c)

• C;Active low;Synchronous

## **PROBLEM 5**



### **PROBLEM 6**



## **PROBLEM 7**

### Code

• hw1p7summer2020HUSTdetect11010.v

```
1 | `timescale 1ns / 100ps
2 | // File name : hw1p7summer2020HUSTdetect11010.v
```

```
3 // Cunyang Liu
    // Summer 2021 HUST
    // Problem 7, Homework #1, summer 2021
    // Detect sequence of 11010 recursively.
    module hw1p5summer20201HUSTdetect11010(input InputBit, CLK, Reset, output r
    eg Detected11010);
    // State variables
 9
    reg [2:0] CurrentState, NextState;
10
    // State codes
    parameter SInitial = 3'd0,S1 = 3'd1, S11 = 3'd2, S110= 3'd3, S1101=3'd4, S1
    1010=3'd5;
12
13
    always @ (posedge CLK or negedge Reset)
14
    begin
15
    if (!Reset)
      CurrentState <= SInitial;</pre>
16
17
    else
18
      CurrentState <= NextState;</pre>
19
    end
20
21
    always @ (*) begin
22
    case (CurrentState)
23
       SInitial:
24
        if (InputBit == 1)
25
             NextState <= S1;</pre>
26
         else
27
             NextState <= SInitial;</pre>
28
       s1:
29
         if (InputBit == 1)
             NextState <= S11;</pre>
30
31
         else
32
             NextState <= SInitial;</pre>
33
       S11:
34
         if (InputBit == 1)
             NextState <= S11;</pre>
35
36
         else
37
             NextState <= S110;</pre>
38
       S110:
39
         if (InputBit == 1)
40
             NextState <= S1101;</pre>
41
         else
42
             NextState <= SInitial;</pre>
43
       S1101:
44
        if (InputBit == 1)
45
             NextState <= S11;</pre>
46
         else
47
             NextState <= S11010;</pre>
48
       S11010:
49
        if (InputBit == 1)
             NextState <= S1;</pre>
50
51
         else
52
             NextState <= SInitial;</pre>
53
       default:
54
             NextState <= SInitial;</pre>
55
    endcase
56
    end
57
    //the output depends on the current state
```

hw1p7summer2021HUSTdetect11010\_tb.v

```
`timescale 1ns / 1ps
 2
    //Summer 2021 HUST
    module hw1p7summer2021HUSTdetect11010_tb;
 3
    reg x, clk, reset;
 5
    wire detected;
    wire [2:0] CurrentState=Unit1.CurrentState;
 7
    always #5 clk = \simclk;
 8
9
        initial begin
10
            c1k = 0;
11
            reset = 0;
12
            x = 0;
13
            #8 reset=1;
14
            #8 x=1;
15
          #15 x = 1;
16
          #15 x = 0;
            #15 x = 1;
17
18
            #15 x = 0;
19
            #15 x = 1;
20
            #15 x = 1;
21
            #15 x = 1;
            #15 x = 0;
22
23
            #15 x = 1;
24
            #15 x = 1;
            #15 x = 0;
25
26
            #15 x = 1;
27
            #15 x = 0;
28
            #15 x = 0;
29
            #15 x = 1;
30
            #15 x = 1;
            #15 x = 0;
31
32
            #15 x = 1;
            #15 x = 0;
33
34
35
        hw1p5summer20201HUST detect11010\ Unit1(x,\ clk,\ reset, detected);
    endmodule
```

## **Figure**

• problem7\_RTL\_schematic



problem7\_waveform



### **PROBLEM 8**

### 8.(a)

• TxDataUnit\_summer2021HUST.v

```
1
     `timescale 1ns / 1ps
 2
    module TxDataUnit_summer2021HUST #(parameter DataLength=9)(
 3
         input [DataLength-1:0] Data,
 4
        input Load, ShiftOut, Parity, Reset, Clock,
 5
        output Tx);
 6
        reg [11:0] ShiftRegister;
 7
        wire ParityBit;
 8
        assign Tx=ShiftRegister[0];
 9
        assign
    ParityBit=Parity^Data[0]^Data[1]^Data[2]^Data[3]^Data[4]^Data[5]^Data[6]^Da
    ta[7] \Data[8];
10
        always@(posedge Clock)
             if (Reset==1 || Load==1)
11
12
                 ShiftRegister<={ParityBit, Data, 2'b01};</pre>
13
        else if (ShiftOut == 1)
             ShiftRegister <= {ShiftRegister[0], ShiftRegister[11:1]};</pre>
14
15
         else ShiftRegister<=ShiftRegister;</pre>
    endmodule
16
```

TxDataUnitTB\_summer2021HUST.v

```
1    `timescale 1ns / 1ps
2    module TxDataUnitTB_summer2021HUST;
3    reg Load, Parity, ShiftOut, Reset, Clock;
```

```
4
        reg [8:0] Data;
 5
        wire Tx;
 6
      wire [11:0] ShiftRegister=uut.ShiftRegister;
 7
 8
        TxDataUnit_summer2021HUST uut (.Load(Load), .Data(Data),
    .Parity(Parity),.Tx(Tx),
 9
     .ShiftOut(ShiftOut), .Reset(Reset), .Clock(Clock));
10
        initial begin
11
12
            Load = 0; Data = 0; Parity = 0; ShiftOut = 0; Reset = 0; Clock = 0;
13
        end
14
        always #3 Clock=~Clock;
15
      initial fork
            #0 Load = 0; #21 Load = 1; #32 Load = 0; #56 Load = 0; #152 Load =
16
    1;
17
        #165 Load = 0;
        #0 Data = 8'b010010111; #56 Data = 8'b011100010;
18
19
        #0 Parity = 1; #34 Parity = 1; #78 Parity = 0; #134 Parity = 1;
        #0 ShiftOut = 0; #38 ShiftOut = 1; #148 ShiftOut = 0; #167 ShiftOut =
20
    1;
21
        #284 ShiftOut = 0;
22
        #0 Reset = 1; #12 Reset = 0;
23
        #300 $stop;
24
        join
    endmodule
```

Simulation Waveforms



TxModule\_Toplevel\_summer2021HUST.v

```
1
    `timescale 1ns / 1ps
2
    module TxModule_Toplevel_summer2021HUST(input Start, Parity, Reset, Clock,
 3
                                             input [8:0] Data,
 4
                                             input [3:0] Speed, // baud in the
    number of clock cycles
5
                                             output Tx);
        wire Load, ShiftOut;
6
 7
        TxController_summer2021HUST ControlUnit(Start, Reset, Clock, Speed,
    Load, ShiftOut);
        TxDataUnit_summer2021HUST DataUnit(Data, Load, ShiftOut, Parity, Reset,
8
    clock, Tx);
9
10
    endmodule
```

• TxController\_summer2021HUST.v

```
`timescale 1ns / 1ps
 1
 2
    module TxController_summer2021HUST(
 3
         input Start, Reset, Clock,
 4
        input [3:0] Speed,
 5
        output reg Load, reg ShiftOut
 6
    );
 7
        // State variables
 8
        reg [2:0] CurrentState;
 9
10
        // Counter
11
        reg StartDelay;
12
        reg [3:0] DataCounter;
13
        wire delay_timeout;
14
15
        // State codes
         parameter InitialState = 3'd0, LoadState = 3'd1, DelayState = 3'd2,
16
    ShiftState= 3'd3;
17
         // module DelayTime(Start, Speed, Timeout, Reset, Clock);
18
19
        DelayTime_summer2021HUST DelayUnit(StartDelay, Speed, delay_timeout,
    Reset, Clock);
20
21
        initial begin
22
             CurrentState = InitialState;
23
             StartDelay = 0;
24
             DataCounter = 0;
25
        end
26
27
        always @(posedge Clock or posedge Reset) begin
28
            if (Reset) begin
29
                 // reset
30
                 CurrentState <= InitialState;</pre>
31
             end
32
             else begin
33
                 case (CurrentState)
34
                     InitialState:begin
35
                         CurrentState = (Start) ? LoadState : InitialState;
36
                     end
37
                     LoadState:begin
38
                         CurrentState = DelayState;
39
                     end
40
                     DelayState:begin
41
                         CurrentState = (delay_timeout) ? ShiftState :
    DelayState;
42
                     end
43
                     ShiftState:begin
44
                         CurrentState = (DataCounter < 12) ? DelayState :</pre>
    InitialState;
45
                     end
                 endcase
46
47
             end
48
        end
49
50
         always @(posedge Clock) begin
51
            case (CurrentState)
52
                 InitialState:begin
                     StartDelay <= 0;
53
54
                     DataCounter <= 0;</pre>
```

```
55
                        ShiftOut <= 0;
56
                        Load \leftarrow 0;
57
                        StartDelay = 0;
58
                   end
59
                   LoadState:begin
60
                        DataCounter <= 1;</pre>
61
                        Load <= 1;
62
                        ShiftOut <= 0;
63
                        StartDelay <= 0;
64
                   end
65
                   DelayState:begin
66
                        DataCounter <= DataCounter;</pre>
67
                        Load \leftarrow 0;
68
                        ShiftOut <= 0;
69
                        StartDelay <= 1;</pre>
70
                   end
71
                   ShiftState:begin
                        DataCounter <= DataCounter + 1;</pre>
72
73
                        Load \leftarrow 0;
74
                        ShiftOut <= 1;
                        StartDelay <= 0;
75
76
                   end
77
              endcase
78
          end
79
     endmodule
```

DelayTime\_summer2021HUST.v

```
1
     `timescale 1ns / 1ps
 2
    module DelayTime_summer2021HUST(Start, Speed, Timeout,Reset, Clock);
 3
         //delay time in number of clock cycles as speficied by Speed
 4
         parameter
                     NumberOfBits = 4;
 5
         input
                      Start, Reset, Clock;
 6
                     [NumberOfBits-1:0] Speed;
         input
        output reg Timeout;
 7
 8
         reg
                      [NumberOfBits-1:0] count;
 9
10
         always @ (count or Speed)
11
             if (count == (Speed-1'b1))
                 Timeout <= 1'b1;</pre>
12
13
             else
14
                 Timeout <= 0;
15
16
         always @ (posedge Clock)
17
             if(Reset == 1)
18
                 count <= 4'd0;
19
             else if(Start == 0)
20
                 count <= 4'd0;
21
             else if (count >= (Speed-1'b1))
22
                 count \leftarrow 4'd0;
23
             else
24
                 count <= count + 1'b1;</pre>
25
    endmodule
```

TxModule\_Toplevel\_summer2021HUSTTB.v

```
`timescale 1ns / 1ps
1
 2
 3
    module TxModule_Toplevel_summer2021HUSTTB;
 4
    // Inputs
 5
        reg Start;
 6
     reg [8:0] Data;
 7
     reg [3:0] Speed;
     reg Parity, Reset, Clock;
 8
 9
     wire Tx;
10
       TxModule_Toplevel_summer2021HUST TopLevel (Start, Parity, Reset, Clock,
11
    Data, Speed, Tx);
12
        initial begin
13
            Start = 0; Data = 0; Speed = 0; Parity = 0; Reset = 0; Clock = 0;
14
        end
15
        always
16
            #4 Clock=~Clock;
       initial fork
17
18
         #0 Reset = 1;
19
          #0 Start = 0;
          #0 Data = 9'b100101110;
20
21
          #0 Speed = 1;
22
          #0 Parity = 1;
23
            #14 Reset = 0;
24
            #23 Start = 1;
25
            #45 Start = 0;
26
            #200 Parity = 0;
27
            #298 Data = 9'b101010110;
28
            #349 Speed = 3;
29
            #388 \text{ Start} = 1;
30
            #403 Start = 0;
31
          #750 $stop;
32
        join
33 endmodule
```

#### waveform

